## **LDR and STR Addressing Modes**

| Mode                                                                              | Pseudo-code Operation *    | Example                   |  |  |
|-----------------------------------------------------------------------------------|----------------------------|---------------------------|--|--|
| Offset modes – the base address register is not modified                          |                            |                           |  |  |
| [Rn]                                                                              | EA = Rn                    | LDR R0, [R1]              |  |  |
| [Rn, #offset]                                                                     | EA = Rn + offset           | LDR R0, [R1, #4]          |  |  |
| [Rn, Rm]                                                                          | EA = Rn + Rm               | LDR R0, [R1, R2]          |  |  |
| [Rn, Rm, LSL #shift]                                                              | EA = Rn + (Rm << shift)    | LDR R0, [R1, R2, LSL #2]  |  |  |
| [Rn, Rm, LSR #shift]                                                              | EA = Rn + (Rm >> shift)    | LDR R0, [R1, R2, LSR #2]  |  |  |
| Pre-indexed modes – the base address register is modified before accessing memory |                            |                           |  |  |
| [Rn, #offset]!                                                                    | Rn = Rn + offset           | LDR R0, [R1, #4]!         |  |  |
|                                                                                   | EA = Rn                    |                           |  |  |
| [Rn, Rm]!                                                                         | Rn = Rn + Rm               | LDR R0, [R1, R2]!         |  |  |
|                                                                                   | EA = Rn                    |                           |  |  |
| [Rn, Rm, LSL #shift]!                                                             | $Rn = Rn + (Rm \ll shift)$ | LDR R0, [R1, R2, LSL #2]! |  |  |
|                                                                                   | EA = Rn                    |                           |  |  |
| [Rn, Rm, LSR #shift]!                                                             | Rn = Rn + (Rm >> shift)    | LDR R0, [R1, R2, LSR #2]! |  |  |
|                                                                                   | EA = Rn                    |                           |  |  |
| Post-indexed modes – the base address register is modified after accessing memory |                            |                           |  |  |
| [Rn], #offset                                                                     | EA = Rn                    | LDR R0, [R1], #4          |  |  |
|                                                                                   | Rn = Rn + offset           |                           |  |  |
| [Rn], Rm                                                                          | EA = Rn                    | LDR R0, [R1], R2          |  |  |
|                                                                                   | Rn = Rn + Rm               |                           |  |  |
| [Rn], Rm, LSL #shift                                                              | EA = Rn                    | LDR R0, [R1], R2, LSL #2  |  |  |
|                                                                                   | $Rn = Rn + (Rm \ll shift)$ |                           |  |  |
| [Rn], Rm, LSR #shift                                                              | EA = Rn                    | LDR R0, [R1], R2, LSR #2  |  |  |
|                                                                                   | Rn = Rn + (Rm >> shift)    |                           |  |  |

<sup>\*</sup> EA is the *Effective Address*, which is the memory address to which the load or store operation is applied.

Note: only a subset of the above addressing modes can be used to load or store halfwords, signed-halfwords or signed-bytes. See ARM Architecture Reference Manual section A5.3.

## STM and LDM - STore and LoaD Multiple

| Instruction                             | Example                 |                                                                                                     |  |
|-----------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------|--|
| Base register Rn is not modified (no !) |                         |                                                                                                     |  |
| STM <i>mode</i> Rn, {list}              | STMIA R12, {R0-R3}      | Store the contents of R0-R3 in memory at the address contained in R12                               |  |
| LDM <i>mode</i> Rn, {list}              | LDMIA R12, {R5,R7,R10}  | Load R5, R7 and R10 with the contents of memory at the address contained in R12                     |  |
| Base register Rn is modified (Rn!)      |                         |                                                                                                     |  |
| STM <i>mode</i> Rn!, {list}             | STMFD SP!, {R4-R12,R14} | Push R4-R12 and R14 on to the system stack, updating the<br>system stack pointer                    |  |
| LDM <i>mode</i> Rn!, {list}             | LDMFD SP!, {R4-R12,R14} | Pop 10 words off the top of the system stack into R4-R12 and R14, updating the system stack pointer |  |

## mode

| STM - STore Multiple     |                                |           |
|--------------------------|--------------------------------|-----------|
| Instruction              | Stack-Oriented Synonym         | Instruct  |
| STMDB (decrement before) | STMFD / PUSH (full descending) | LDMIA (in |
| STMIB (increment before) | STMFA (full ascending)         | LDMDA (   |
| STMDA (decrement after)  | STMED (empty decending)        | LDMIB (in |
| STMIA (increment after)  | STMEA (empty ascending)        | LDMDB (   |

| LDM – LoaD Multiple      |                               |  |  |
|--------------------------|-------------------------------|--|--|
| Instruction              | Stack-Oriented Synonym        |  |  |
| LDMIA (increment after)  | LDMFD / POP (full descending) |  |  |
| LDMDA (decrement after)  | LDMFA (full ascending)        |  |  |
| LDMIB (increment before) | LDMED (empty decending)       |  |  |
| LDMDB (decrement before) | LDMEA (empty ascending)       |  |  |